...the world's most energy friendly microcontrollers
2016-04-28 - Giant Gecko Family - d0053_Rev1.20
836
www.silabs.com
27.1. VCMP Overview ................................................................................................................................ 681
27.2. VCMP 20 mV Hysteresis Enabled ......................................................................................................... 682
28.1. ADC Overview .................................................................................................................................. 690
28.2. ADC Conversion Timing ...................................................................................................................... 691
28.3. ADC Analog Power Consumption With Different WARMUPMODE Settings .................................................... 692
28.4. ADC RC Input Filter Configuration ........................................................................................................ 693
28.5. ADC Bias Programming ...................................................................................................................... 694
28.6. ADC Conversion Tailgating .................................................................................................................. 695
29.1. DAC Overview .................................................................................................................................. 713
29.2. DAC Bias Programming ...................................................................................................................... 715
29.3. DAC Sine Mode ................................................................................................................................ 716
30.1. OPAMP System Overview ................................................................................................................... 734
30.2. OPAMP Overview .............................................................................................................................. 735
30.3. Opamp Output Stage Overview ............................................................................................................ 736
30.4. Voltage Follower Unity Gain Overview ................................................................................................... 737
30.5. Inverting input PGA Overview .............................................................................................................. 738
30.6. Non-inverting PGA Overview ................................................................................................................ 738
30.7. Cascaded Inverting PGA Overview ....................................................................................................... 739
30.8. Cascaded Non-inverting PGA Overview ................................................................................................. 740
30.9. Two Op-amp Differential Amplifier Overview ........................................................................................... 741
30.10. Three Op-amp Differential Amplifier Overview ........................................................................................ 742
30.11. Dual Buffer ADC Driver Overview ....................................................................................................... 743
31.1. AES Key and Data Definitions .............................................................................................................. 745
31.2. AES Data and Key Orientation as Defined in the Advanced Encryption Standard ............................................ 745
31.3. AES Data and Key Register Operation .................................................................................................. 746
32.1. Pin Configuration ............................................................................................................................... 758
32.2. Tristated Output with Optional Pull-up or Pull-down .................................................................................. 759
32.3. Push-Pull Configuration ....................................................................................................................... 760
32.4. Open-drain ....................................................................................................................................... 760
32.5. EM4 Wake-up Logic ........................................................................................................................... 761
32.6. Pin n Interrupt Generation ................................................................................................................... 762
33.1. LCD Block Diagram ........................................................................................................................... 783
33.2. LCD Low-power Waveform for LCD_COM0 in Quadruples Multiplex Mode, 1/3 Bias ........................................ 785
33.3. LCD Normal Waveform for LCD_COM0 in Quadruples Multiplex Mode, 1/3 Bias ............................................ 785
33.4. LCD Static Bias and Multiplexing - LCD_COM0 ....................................................................................... 785
33.5. LCD 1/2 Bias and Duplex Multiplexing - LCD_COM0 ................................................................................ 786
33.6. LCD 1/2 Bias and Duplex Multiplexing - LCD_COM1 ................................................................................ 786
33.7. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0 ................................................................................. 786
33.8. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0 Connection ................................................................. 786
33.9. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM0 ................................................................ 787
33.10. LCD 1/2 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 787
33.11. LCD 1/3 Bias and Duplex Multiplexing - LCD_COM0 .............................................................................. 787
33.12. LCD 1/3 Bias and Duplex Multiplexing - LCD_COM1 .............................................................................. 788
33.13. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0 ............................................................................... 788
33.14. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0 Connection ............................................................... 788
33.15. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM0 .............................................................. 789
33.16. LCD 1/3 Bias and Duplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 789
33.17. LCD 1/2 Bias and Triplex Multiplexing - LCD_COM0 ............................................................................... 789
33.18. LCD 1/2 Bias and Triplex Multiplexing - LCD_COM1 ............................................................................... 789
33.19. LCD 1/2 Bias and Triplex Multiplexing - LCD_COM2 ............................................................................... 790
33.20. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0 ............................................................................... 790
33.21. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0 Connection ................................................................ 790
33.22. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM0 .............................................................. 790
33.23. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 791
33.24. LCD 1/2 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM2 .............................................................. 791
33.25. LCD 1/3 Bias and Triplex Multiplexing - LCD_COM0 ............................................................................... 791
33.26. LCD 1/3 Bias and Triplex Multiplexing - LCD_COM1 ............................................................................... 792
33.27. LCD 1/3 Bias and Triplex Multiplexing - LCD_COM2 ............................................................................... 792
33.28. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0 ............................................................................... 792
33.29. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0 Connection ................................................................ 792
33.30. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM0 .............................................................. 793
33.31. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM1 .............................................................. 793
33.32. LCD 1/3 Bias and Triplex Multiplexing - LCD_SEG0-LCD_COM2 .............................................................. 793
33.33. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM0 ........................................................................ 794
33.34. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM1 ........................................................................ 794
33.35. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM2 ........................................................................ 794
33.36. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_COM3 ........................................................................ 794
33.37. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0 ......................................................................... 795
33.38. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0 Connection ......................................................... 795
33.39. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0-LCD_COM0 ........................................................ 795
33.40. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0-LCD_COM1 ........................................................ 796
33.41. LCD 1/3 Bias and Quadruplex Multiplexing - LCD_SEG0-LCD_COM2 ........................................................ 796
33.42. LCD 1/3 Bias and Quadruplex Multiplexing- LCD_SEG0-LCD_COM3 ......................................................... 796
33.43. LCD Clock System in LCD Driver ........................................................................................................ 802
Summary of Contents for Giant Gecko EFM32GG
Page 842: ......