SiM3U1xx
Preliminary Rev. 0.8
11
Power Mode 3
2,3
I
DD
V
DD
= 1.8 V, T
A
= 25 °C
—
175
—
µA
V
DD
= 3.0 V, T
A
= 25 °C
—
250
—
µA
Power Mode 9
2,3
—Low Power
Shutdown with VREG0 disabled,
powered through VDD and VIO
I
DD
RTC Disabled,
V
DD
= 1.8 V, T
A
= 25 °C
—
85
—
nA
RTC w/ 16.4 kHz LFO,
V
DD
= 1.8 V, T
A
= 25 °C
—
350
—
nA
RTC w/ 32.768 kHz Crystal,
V
DD
= 1.8 V, T
A
= 25 °C
—
620
—
nA
RTC Disabled,
V
DD
= 3.0 V, T
A
= 25 °C
—
145
—
nA
RTC w/ 16.4 kHz LFO,
V
DD
= 3.0 V, T
A
= 25 °C
—
500
—
nA
RTC w/ 32.768 kHz Crystal,
V
DD
= 3.0 V, T
A
= 25 °C
—
800
—
nA
Power Mode 9
2,3
—Low Power
Shutdown with VREG0 in low-
power mode, VDD and VIO pow-
ered through VREG0 (Includes
VREG0 current)
I
VREGIN
RTC Disabled,
VREGIN = 5 V, T
A
= 25 °C
—
300
—
nA
RTC w/ 16.4 kHz LFO,
VREGIN = 5 V, T
A
= 25 °C
—
650
—
nA
RTC w/ 32.768 kHz Crystal,
VREGIN = 5 V, T
A
= 25 °C
—
950
—
nA
VIOHD Current (High-drive I/O dis-
abled)
I
VIOHD
HV Mode (default)
—
2.5
5
µA
LV Mode
—
2
—
nA
Table 3.2. Power Consumption (Continued)
Parameter
Symbol
Conditions
Min
Typ
Max
Units
Notes:
1.
Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted.
2.
Currents are additive. For example, where
I
DD
is specified and the mode is not mutually exclusive, enabling the
functions increases supply current by the specified amount.
3.
I
ncludes all peripherals that cannot have clocks gated in the Clock Control module.
4.
Includes supply current from internal regulator and PLL0OSC (>48 MHz), USB0OSC (48 MHz) or LPOSC0 (<48 MHz).
5.
Flash execution numbers use 2 wait states for 80 MHz, 1 wait state for 48 MHz, and 0 wait states at 20 MHz or less.
6.
RAM execution numbers use 0 wait states for all frequencies.
7.
IDAC output current and IVC input current not included.
8.
Bias current only. Does not include dynamic current from oscillator running at speed.