SiM3U1xx
Preliminary Rev. 0.8
15
Table 3.4. Reset and Supply Monitor
Parameter
Symbol
Conditions
Min
Typ
Max
Units
V
DD
High Supply Monitor Threshold
(VDDHITHEN = 1)
V
VDDMH
Early Warning
2.10
2.20
2.30
V
Reset
1.95
2.05
2.1
V
V
DD
Low Supply Monitor Threshold
(VDDHITHEN = 0)
V
VDDML
Early Warning
1.81
1.85
1.88
V
Reset
1.70
1.74
1.77
V
V
REGIN
Supply Monitor Threshold
V
VREGM
Early Warning
4.2
4.4
4.6
V
Power-On Reset (POR) Threshold
V
POR
Rising Voltage on V
DD
—
1.4
—
V
Falling Voltage on V
DD
0.8
1
1.3
V
V
DD
Ramp Time
t
RMP
Time to V
DD
> 1.8 V
10
—
3000
µs
Reset Delay from POR
t
POR
Relative to V
DD
>
V
POR
3
—
100
ms
Reset Delay from non-POR source
t
RST
Time between release
of reset source and
code execution
—
10
—
µs
RESET Low Time to Generate Reset
t
RSTL
50
—
—
ns
Missing Clock Detector Response
Time (final rising edge to reset)
t
MCD
F
AHB
> 1 MHz
—
0.4
1
ms
Missing Clock Detector Trigger
Frequency
F
MCD
—
7.5
13
kHz
V
DD
Supply Monitor Turn-On Time
t
MON
—
2
—
µs