SiM3U1xx
Preliminary Rev. 0.8
53
5. Pin Definitions and Packaging Information
5.1. SiM3U1x7 Pin Definitions
Figure 5.1. SiM3U1x7-GQ Pinout
80-Pin TQFP
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
PB4.4
PB4.5
VSSHD
PB4.3
PB4.2
VIOHD
PB4.0
PB4.1
PB3.0
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
P
B
0.
11
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
VSS
VI
O
P
B
1.
13
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
VB
U
S
VS
S
VDD
VI
O
D+
D-
RE
S
E
T
PB
0.
0
PB
0.
1
PB
0.
2
PB
0.
3
PB
0.
4
PB
0.
5
PB
0.
6
PB
0.
7
PB
0.
8
PB
0.
9
P
B
0.
10
PB0.13
PB0.14
PB0.15
PB1.0
PB1.1
PB1.2/TRST
PB1.3/TDO/SWV
PB1.4/TDI
PB1.5/ETM0
PB1.6/ETM1
VIO
PB1.8/ETM3
PB1.9/TRACECLK
PB1.10
PB1.11
PB1.12
P
B
1.
14
PB
2
.3
PB
2
.4
PB
2
.5
PB
2
.6
PB
2
.7
PB
2
.8
PB
2
.9
P
B
2.
10
P
B
2.
11
P
B
2.
12
P
B
2.
13
P
B
2.
14
PB3.1
PB3.2
PB3.3
PB3.4
PB3.5
PB3.6
PB3.7
PB3.8
PB3.9
PB3.10
PB3.11
SWCLK/TCK
SWDIO/TMS
PB0.12
PB1.7/ETM2
P
B
1.
15
PB
2
.0
PB
2
.1
PB
2
.2
VREG
IN