S i M 3 U 1 x x
62
Preliminary Rev. 0.8
Figure 5.4. SiM3U1x6-GM Pinout
VSS
58
49
64
63
62
61
60
59
57
56
52
55
54
53
51
50
42
33
48
47
46
45
44
43
41
40
36
39
38
37
35
34
8
1
2
3
4
5
6
7
9
10
14
11
12
13
15
16
24
17
18
19
20
21
22
23
25
26
30
27
28
29
31
32
64 pin QFN
(TopView)
PB0
.0
PB0
.1
PB0
.2
PB0
.3
PB0
.4
PB0
.5
PB0
.6
PB0
.7
PB0
.8
VBU
S
VSS
VD
D
D+
D-
R
ESET
VR
EG
IN
PB0.10
PB0.11
PB0.12
PB0.13
PB0.14/TDO/SWV
PB0.15/TDI
PB1.0
PB1.1
VIO
PB1.3
PB1.4
PB1.5
SWCLK/TCK
SWDIO/TMS
PB0.9
PB1.2
VSS
VI
O
PB1
.6
PB1
.7
PB1
.1
3
PB1
.1
4
PB1
.1
5
PB2
.0
PB2
.1
PB2
.2
PB2
.3
PB1
.8
PB1
.9
PB1
.1
0
PB1
.1
1
PB1
.1
2
PB4.3
VSSHD
PB4.2
VIOHD
PB4.0
PB4.1
PB3.0
PB3.1
PB3.2
PB3.3
PB3.4
PB3.5
PB3.6
PB3.7
PB3.8
PB3.9