SiM3U1xx
Preliminary Rev. 0.8
65
PB1.7
Standard I/O
31
XBR0
AD15m/
A7
ADC1T15
WAKE.1
ADC1.4
CS0.11
PB1.8
Standard I/O
30
XBR0
AD14m/
A6
WAKE.2
ADC1.3
CS0.12
PB1.9
Standard I/O
29
XBR0
AD13m/
A5
WAKE.3
ADC1.2
CS0.13
PB1.10
Standard I/O
28
XBR0
AD12m/
A4
DMA0T1
WAKE.4
ADC1.1
CS0.14
PB1.11
Standard I/O
27
XBR0
AD11m/
A3
DMA0T0
WAKE.5
ADC1.0
CS0.15
PMU_Asleep
PB1.12
Standard I/O
26
XBR0
AD10m/
A2
WAKE.6
PB1.13
Standard I/O
23
XBR0
AD9m/
A1
PB1.14
Standard I/O
22
XBR0
AD8m/
A0
PB1.15
Standard I/O
21
XBR0
AD7m/
D7
PB2.0
Standard I/O
20
XBR1
AD6m/
D6
LSI0
Yes
INT0.0
INT1.0
PB2.1
Standard I/O
19
XBR1
AD5m/
D5
LSI1
Yes
INT0.1
INT1.1
PB2.2
Standard I/O
18
XBR1
AD4m/
D4
LSI2
Yes
INT0.2
INT1.2
CMP0N.0
CMP1N.0
RTC0OSC_OUT
PB2.3
Standard I/O
17
XBR1
AD3m/
D3
LSI3
Yes
INT0.3
INT1.3
CMP0P.0
CMP1P.0
PB3.0
5 V Tolerant I/O
16
XBR1
AD2m/
D2
CMP0P.1
CMP1P.1
Table 5.2. Pin Definitions and alternate functions for SiM3U1x6 (Continued)
Pin Name
Type
Pi
n N
u
m
b
er
s
Cro
ssb
ar Cap
a
b
ility
(see
Po
rt
Co
nf
ig
Secti
o
n)
Po
rt Ma
tc
h
Ex
te
rna
l Me
mo
ry Inte
rfa
c
e
(m =
muxed mo
de
)
Po
rt-
M
a
pped
Le
ve
l
Shif
te
r
Out
put
T
ogg
le
L
ogic
Ex
te
rna
l T
rigg
e
r Input
s
Ana
log or Additiona
l
Fun
c
ti
on
s