S i M 3 U 1 x x
70
Preliminary Rev. 0.8
PB0.6
Standard I/O
28
XBR0
ADC0.0
CS0.3
XTAL1
PB0.7
Standard I/O
27
XBR0
ADC0.1
CS0.4
XTAL2
PB0.8
Standard I/O
26
XBR0
ADC0.14
ADC1.14
PB0.9
Standard I/O
25
XBR0
ADC0.15
ADC1.15
PB0.10
Standard I/O
22
XBR0
DMA0T1
ADC1.8
PB0.11
Standard I/O
21
XBR0
DMA0T0
ADC1.7
PB0.12
Standard I/O
20
XBR0
ADC0T15
WAKE.0
ADC1.5
CS0.10
PB0.13
Standard I/O
19
XBR0
ADC1T15
WAKE.1
ADC1.4
CS0.11
PB0.14
Standard I/O
18
XBR0
WAKE.2
ADC1.3
CS0.12
PB0.15
Standard I/O
17
XBR0
WAKE.3
ADC1.2
CS0.13
PB1.0
Standard I/O
16
XBR0
WAKE.4
ADC1.1
CS0.14
PB1.1
Standard I/O
15
XBR0
WAKE.5
ADC1.0
CS0.15
PMU_Asleep
PB1.2
Standard I/O
12
XBR0
CMP0N.0
CMP1N.0
RTC0OSC_OUT
PB1.3
Standard I/O
11
XBR0
CMP0P.0
CMP1P.0
Table 5.3. Pin Definitions and alternate functions for SiM3U1x4 (Continued)
Pin Name
Type
Pin Numbers
Crossbar Cap
a
bility
(see
Po
rt
Co
nf
ig
Sect
ion)
Po
rt Ma
tc
h
Out
put
T
o
g
g
le Logic
Ext
e
rna
l T
rig
ger
Inpu
ts
Analog or Addit
ion
al
F
u
nct
ion
s