Introduction
10
SLAU579D – June 2014 – Revised August 2018
Copyright © 2014–2018, Texas Instruments Incorporated
ADC3xxxEVM and ADC3xJxxEVM
Table 3. ADC3xxxx EVM Connectors
Device
Connector
Description
ADC32xx
J1
AINP – positive input for A, Ch1 single ended input
J2
AINM – negative input for A, DNI
J3
BINM – negative input for B, DNI
J4
BINP – positive input for B, Ch2 single ended input
J9
CLK_INP – positive CLK input, single ended clock input
J10
CLK_INM – negative CLK input, DNI
J11
SYSREF_INP – positive input for SYSREF frame clock, single ended input
J12
SYSREF_INM – negative SYSREF input, DNI
J13A, B
HSMC data connector to TSW1400 evaluation platform
J14
Mini USB connector for SPI control
J15
Power connector for 5-V adapter
ADC34xx
J1
AINP – positive input for A, Ch1 single ended input
J2
AINM – negative input for A, DNI
J3
BINM – negative input for B, DNI
J4
BINP – positive input for B, Ch2 single ended input
J5
CINP – positive input for C, Ch3 single ended input
J6
CINM – negative input for C, DNI
J7
DINM – negative input for D, DNI
J8
DINP – positive input for D, Ch4 single ended input
J9
CLK_INP – positive CLK input, single ended clock input
J10
CLK_INM – negative CLK input, DNI
J11
SYSREF_INP – positive input for SYSREF frame clock, single ended input
J12
SYSREF_INM – negative SYSREF input, DNI
J13A, B
HSMC data connector to TSW1400 evaluation platform
J14
Mini USB connector for SPI control
J15
Power connector for 5-V adapter
ADC32J/34Jxx
J1
AIN_CH-AP – positive input for CHA, single ended input (DNI for ADC32Jxx)
J2
AIN_CH-AM – negative input, (DNI for ADC32Jxx and ADC34Jxx)
J3
BIN_CH-BP – positive input for CHB (CHA input for ADC32Jxx), single ended input
J4
BIN_CH-BM – negative input for CHB (CHA input for ADC32Jxx and ADC34Jxx)
J5
CIN_CH-CP – positive input for CHC (CHB input for ADC32Jxx), single ended input
J6
CIN_CH-CM – negative input for CHC (CHB input for ADC32Jxx and ADC34Jxx)
J7
DIN_CH-DP – positive input for CHD, single ended input (DNI for ADC32Jxx)
J8
DIN_CH-DM – negative input, (DNI for ADC32Jxx and ADC34Jxx)
J9
EXT_ADC_CLK – external ADC clock connection for ADC, if needed
J23
EXT - external SYSREF connection for ADC, if needed (positive input)
J24
EXT SYSREF– - external SYSREF connection for ADC, if needed (negative input)
J10
LMK_CLKIN – external input clock for LMK use, if needed (for clock distribution mode)
J13
DCLKOUT6P – LMK output test point, positive
J14
DCLKOUT6N – LMK output test point, negative
J15
DCLKOUT7P – LMK output test point, positive
J16
DCLKOUT7N – LMK output test point, positive
J20
5-V input power jack
J18
Mini USB connector for SPI GUI control
J19
CPLD JTAG port