7.6.1 NOP Register (address = 00h) [reset = 0000h]
PMBus page address = FFh, PMBus register address = D0h
Figure 7-22. NOP Register
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
NOP
R-0h
Table 7-23. NOP Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
NOP
R
0000h
No operation
7.6.2 DAC-X-MARGIN-HIGH Register (address = 13h, 01h) [reset = 0000h]
PMBus page address = 03h, 00h, PMBus register address = 25h
Figure 7-23. DAC-X-MARGIN-HIGH Register (X = 0, 1)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DAC6300x: DAC-X-MARGIN-HIGH[11:0]
DAC5300x: DAC-X-MARGIN-HIGH[9:0]
X
R/W-0h
X-0h
Table 7-24. DAC-X-MARGIN-HIGH Register Field Descriptions
Bit
Field
Type
Reset
Description
15-4
DAC6300x:
DAC-X-MARGIN-HIGH[11:0]
DAC5300x:
DAC-X-MARGIN-HIGH[9:0]
R/W
000h
Margin-high code for DAC output
Data are in straight-binary format. MSB left aligned.
Use the following bit alignment:
DAC63001: {DAC-X-MARGIN-HIGH[11:0]}
DAC63002: {DAC-X-MARGIN-HIGH[11:0]}
DAC53001: {DAC-X-MARGIN-HIGH[9:0], X, X}
DAC53002: {DAC-X-MARGIN-HIGH[9:0], X, X}
X = Don't care bits.
3-0
X
X
0
Don't care
7.6.3 DAC-X-MARGIN-LOW Register (address = 14h, 02h) [reset = 0000h]
PMBus page address = 03h, 00h, PMBus register address = 26h
Figure 7-24. DAC-X-MARGIN-LOW Register (X = 0, 1)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DAC6300x: DAC-X-MARGIN-LOW[11:0]
DAC5300x: DAC-X-MARGIN-LOW[9:0]
X
R/W-0h
X-0h
Table 7-25. DAC-X-MARGIN-LOW Register Field Descriptions
Bit
Field
Type
Reset
Description
15-4
DAC6300x: DAC-X-MARGIN-LOW[11:0]
DAC5300x: DAC-X-MARGIN-LOW[9:0]
R/W
000h
Margin-low code for DAC output
Data are in straight-binary format. MSB left aligned.
Use the following bit alignment:
DAC63001: {DAC-X-MARGIN-HIGH[11:0]}
DAC63002: {DAC-X-MARGIN-HIGH[11:0]}
DAC53001: {DAC-X-MARGIN-HIGH[9:0], X, X}
DAC53002: {DAC-X-MARGIN-HIGH[9:0], X, X}
X = Don't care bits.
3-0
X
X
0
Don't care
DAC53001, DAC53002, DAC63001, DAC63002
SLASF48 – MAY 2022
Copyright © 2022 Texas Instruments Incorporated
57
Product Folder Links: