7.6.11 COMMON-DAC-TRIG Register (address = 21h) [reset = 0000h]
PMBus page address = FFh, PMBus register address = E5h
Figure 7-32. COMMON-DAC-TRIG Register
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESET-
CMP-
FLAG-1
TRIG-
MAR-
LO-1
TRIG-
MAR-
HI-1
START-
FUNC-1
Don't care
RESET-
CMP-
FLAG-0
TRIG-
MAR-
LO-0
TRIG-
MAR-
HI-0
START-
FUNC-0
W-0h
W-0h
W-0h
R/W-0h
X-0h
W-0h
W-0h
W-0h
R/W-0h
Table 7-35. COMMON-DAC-TRIG Register Field Descriptions
Bit
Field
Type
Reset
Description
15, 3
RESET-CMP-FLAG-X
W
0
0: Latching-comparator output unaffected
1: Reset latching-comparator and window-comparator output.
This bit self-resets.
14, 2
TRIG-MAR-LO-X
W
0
0: Don't care
1: Trigger margin-low command. This bit self-resets.
13, 1
TRIG-MAR-HI-X
W
0
0: Don't care
1: Trigger margin-high command. This bit self-resets.
12, 0
START-FUNC-X
R/W
0
0: Stop function generation
1: Start function generation as per FUNC-GEN-CONFIG-X in the
DAC-X-FUNC-CONFIG register.
11-4
X
X
0h
Don't care
DAC53001, DAC53002, DAC63001, DAC63002
SLASF48 – MAY 2022
64
Copyright © 2022 Texas Instruments Incorporated
Product Folder Links: