L
ED
_1
L
ED
_0
V
DDIO
GND
Mo
d
e
4
Mo
d
e
1
2.49
NŸ
470
Ÿ
4
7
0
Ÿ
RGMII2_RXD0
RGMII2_RXD1
RGMII2_RXD2
RGMII2_RXD3
RGMII2_RXCLK
RGMII2_RXCTRL
GND
PHY2_RX1588
PHY2_TX1588
Vddio
Vddio
Orange
1
2
D12
0
R51
0
R50
0
R47
0
R46
0
R44
0
R43
560
R60
11.0k
R49
GND
11.0k
R59
2.49k
R62
Vddio
GND
11.0k
R56
2.49k
R61
2.49k
R57
RGMII2_RXCTRL_R
RGMII2_RXCLK_R
RGMII2_RXD0_R
RGMII2_RXD1_R
RGMII2_RXD2_R
RGMII2_RXD3_R
RESERVED
1
RESERVED
7
RESERVED
9
RESERVED
16
RX_CLK
43
RX_D0
44
RX_D1
45
RX_D2
46
RX_D3
47
RX_D4/GPIO
48
RX_D5/GPIO
49
RX_D6/GPIO
50
RX_D7/GPIO
51
RX_DV/RX_CTRL
53
RX_ER/GPIO
54
COL/GPIO
55
CRS/GPIO
56
DP83867IRPAPR
System Overview
11
JAJU324B – March 2015 – Revised July 2017
翻訳版
—
最新の英語版資料
http://www-s.ti.com/sc/techlit/TIDU832
Copyright © 2015–2017, Texas Instruments Incorporated
EMI/EMC
規格準拠、産業用温度範囲のデュアルポート・ギガビット・イーサネットの
リファレンス・デザイン
図
図
5. Schematic for DP83867IR Strap Configuration on ETH2
表
表
5. DP83867IR Strap on Resistor Chosen
DP83687IR PIN NAME
CONFIGURATION
MODE
RX_D4
Strap resistors
2 (PHY_ADD4 = 1, only ETH2)
RX_D6
Strap resistors
2 (RGMII enable)
RX_D7
Strap resistors
2 (Clock out disable)
When using the strap configuration on a specific pin, ensure that the additional function mapped to this pin
is applicable. For example, due to this the TX_D0 to TX_D3 and RX_D0 to RX_D3 pins, which are used
by the RGMII, have not been used for strap configuration. This is because this strap resistor configuration
would have needed to be compensated with trace matching from the other RGMII pins used. Another
example is the LED indicator pins: When used with both LED functionality and strap configuration, take
caution on how to connect the LED with regards to the strap resistors. An example for strap mode 0 and
strap mode 4 with indicator LED is shown in
図
図
6. Example Strap Connections With Indicator LEDs for Mode 1 and Mode 4