002aac938
t
f
70 %
30 %
SDA
t
f
70 %
30 %
S
t
r
70 %
30 %
70 %
30 %
t
SCL
HD;DAT
1 / f
1
clock cycle
SCL
st
70 %
30 %
70 %
30 %
t
r
t
cont.
VD;DAT
cont.
SDA
SCL
t
SU;STA
t
HD;STA
Sr
t
SP
t
SU;STO
t
BUF
P
S
t
HIGH
9
clock
th
t
HD;STA
t
LOW
70 %
30 %
t
VD;ACK
9
clock
th
t
SU;DAT
T_SAMPA
T_CONVERTA
T_SAMPLE
T_CONVERTA
ADC Clock
ADC Sample
ADC Output
New Valid Output
New Valid Output
ADC Interrupt
T_INTA
25
SLVSDC2B – FEBRUARY 2016 – REVISED AUGUST 2016
Product Folder Links:
Copyright © 2016, Texas Instruments Incorporated
Parameter Measurement Information (continued)
Figure 6. ADC Repeated Conversion Timing
Figure 7. I
2
C Slave Interface Timing