THCV242_ Rev.2.00_E
Copyright
©
2019 THine Electronics, Inc. THine Electronics, Inc.
24/53
Security E
Sub-Link transaction time accuracy Improvement
Sub-Link Polling timing can be controllable by GPI input. All Sub-Link lane transaction timing can be
arranged.
Table 14.
Sub-Link transaction time accuracy control
Figure 10.
Sub-Link transaction time accuraty control
Addr(h)
bit
Register Name
width
R/W
Description
Default
0x0016
[7:6] reserved
2
-
-
-
[5:4] R_POL_TIM_CLR_EN
2
RW
Polling Timer Clear/Mask Enable
0:Disable
1:Polling Timer Clear by GPI mode Enable
2:Polling Timer Mask by GPI mode Enable
3:Disable
2'd0
[3]
reserved
1
-
-
-
[2:0] R_GPI_TRG_SEL
3
RW
Polling Timer Clear/Mask GPI select
0:GPI0
、
1:GPI1
、
2:GPI2
、
3:GPI3
、
4:GPI4
、
5:GPI5
、
6:GPI6
、
7:GPI7
*Only 0and1 are available at 2-wire mode1 (R_SLINK_MODE[1:0]=2'd1)
3'd0
Trigger GPI
Sub-Link Master
Polling transact ion
to all Sub-Link lanes
Cleared new
Polling Interval
Polling Timer Clear
Polling Interval
One
poling
Polling Interval
Ignored previous
Polling Interval
Trigger GPI
Sub-Link Master
Polling transaction
to all Sub-Link lanes
Cleared new
Polling Interval
Polling Timer Mask
Polling Interval
One
poling
Polling Interval
Ignored previous
Polling Interval
Ignored previous
Polling Interval