Chapter 5 Configuration Register
5-13
Bits Mnemonic Field
Name
Description
16 PIOCKE
PIO
Clock
Enable
PIO Clock Enable (Initial value: 1, R/W)
This bit controls the PIO clock.
0: Stop clock
1: Supply clock
15:12
⎯
Reserved
⎯
11 PCIRSTI
PCIC Reset
Inactive
PCIC Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, PCIC is reset.
0: Reset
1: normal t
10 DMARSTI
DMAC Reset
Inactive
DMAC Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, DMAC is reset.
0: Reset
1: normal
9
⎯
Reserved
⎯
8 SIO0RSTI
SIO0 Reset
Inactive
SIO0 Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, SIO0 is reset.
0: Reset
1: normal
7 SIO1RSTI
SIO1 Reset
Inactive
SIO1 Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, SIO1 is reset.
0: Reset
1: normal
6 TMR0RSTI
TMR0 Reset
Inactive
TMR0 Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, TMR0 is reset.
0: Reset
1: normal
5 TMR1RSTI
TMR1 Reset
Inactive
TMR1 Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, TMR1 is reset.
0: Reset
1: normal
4 TMR2RSTI
TMR2 Reset
Inactive
TMR2 Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, TMR2 is reset.
0: Reset
1: normal
3 CHIRSTI
CHI Reset
Inactive
CHI Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, CHI is reset.
0: Reset
1: normal
2 SPIRSTI
SPI Reset
Inactive
SPI Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, SPI is reset.
0: Reset
1: normal
1 ACLRSTI
ACLC Reset
Inactive
ACLC Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, ACLC is reset.
0: Reset
1: normal
0 PIORSTI
PIO Reset
Inactive
PIO Reset Inactive (Initial value: 1, R/W)
When this bit is set to “0”, PIO is reset.
0: Reset
1: normal
Figure 5.2.9 Clock Control Register (CLKCTR) (2/2)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...