Chapter 7 External Bus Controller
7-29
7.5
Timing Diagrams
Please take the following points into account when referring to the timing diagrams.
(1) The clock frequency of the SYSCLK signal can be set to one of the following divisions of the internal
bus clock (GBUSCLK): 1/1, 1/2, 1/3, or 1/4. Also, the operating reference clock frequency can be set to
one of the following divisions of the internal bus clock (GBUSCLK) for each channel: 1/1, 1/2, 1/3, or
1/4. (See 7.3.8.) The timing diagrams indicate the SYSCLK signal clock frequency and channel
operating reference clock frequency as being equivalent.
(2) Both the BWE* signal and BE* signal are indicated in all timing diagrams. The setting of the Channel
Control Register (EBCCRn) determines whether the BWE* pin will function as BWE* or BE*.
(3) All Burst cycles in the timing diagrams illustrate examples in which the address increases by increments
of 1 starting from 0. However, cases where the CWF (Critical Word First) function of the TX49 core
was used or the decrement burst function performed by the DMA Controller was used are exceptions.
(4) The timing diagrams display each clock cycle currently being accessed using the symbols described in
the following table. (n=1, 2, 3, …)
SWn
Normal Wait Cycles
PWn
Page Wait Cycles
ASn
Set-up Time from SHWT Address Validation to CE Fall
CSn
Set-up Time from SHWT CE Fall to OE/SWE Fall
AHn
Hold Time from SHWT CE Rise to Address Change
CHn
Hold Time from SHWT OE/SWE Rise to CE Rise
ESn
Synch Cycles of the External Input Signal
UAEn
Upper Address Enable Cycles
Sn Other
Cycles
(5) Shaded areas ( ) in the diagrams are undefined values.
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...