Chapter 7 External Bus Controller
7-36
7.5.3
Normal Mode Access (Burst, 32-bit Bus)
Figure 7.5.7 4-word Burst Read (PWT: WT=1, SHWT=0, Normal, 32-bit Bus)
SYS
C
L
K
CE
*
A
DDR[1
9
:0
]
UA
E
OE
*
/B
U
S
SPR
T
*
SW
E
*
BW
E
*
BE
DA
T
A
[3
1
:0
]
AC
K
*
f
S1
SW
1
S2
S3
S1
SW
1
S2
S3
S1
SW
1
S2
S3
S1
SW
1
S2
S3
2
1
0
3
f
0
f
0
f
0
f
0
f
f
0
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...