Chapter 8 DMA Controller
8-22
8.4.1
DMA Master Control Register (DMMCR)
0xB0A8
This register controls the entire DMA Controller.
31
28
27
24
23
20
19
16
EIS[3:0] DIS[3:0] Reserved FIFOVC
R
R
R
:
Type
0000
0000
000000
:
Initial
value
15
14
13 11
10 8 7 6 3 2 1 0
FIFVC FIFWP
FIFRP
RSFIF
FIFUM[3:0]
Reserved
RRPT
MSTEN
R R
R/W
R/W
R/W
R/W
:
Type
000 000 0
0000
0 0
:
Initial
value
Bits Mnemonic Field
Name
Description
31:28 EIS[3:0]
Error Interrupt
Status
Error Interrupt Status [3:0] (Initial value: 0x0, R)
These four bits indicate the error interrupt status of each channel. EIS[n] corresponds
to channel
n
.
1: There is an error interrupt in the corresponding channel.
0: There is no error interrupt in the corresponding channel.
27:24 DIS[3:0]
Normal
Completion
Interrupt Status
Done Interrupt Status [3:0] (Initial value: 0x0, R)
These four bits indicate the transfer completion (transfer complete or chain ended)
interrupt status of each channel. DIS[n] corresponds to channel
n
.
1: There is a transfer completion interrupt in the corresponding channel.
0: There is no transfer completion interrupt in the corresponding channel.
23:20
⎯
Reserved
⎯
19:14 FIFVC
FIFO Valid Entry
Count
FIFO Valid Entry Count (Initial value: 000000, R)
These read only bits indicate the byte count of data that were written to FIFO but not
read out from the FIFO.
13:11 FIFWP
FIFO Write
Pointer
FIFO Write Pointer (Initial value: 000, R)
These read only bits indicate the next write position in FIFO. This is a diagnostic
function.
10:8 FIFRP
FIFO Read
Pointer
FIFO Read Pointer (Initial value: 000, R)
These read only bits indicate the next read position in FIFO. This is a diagnostic
function.
7
RSFIF
Reset FIFO
Reset FIFO (Initial value: 0, R/W)
This bit is used for resetting FIFO. When this bit is set to “1”, the FIFO read pointer,
FIFO write pointer and FIFO valid entry count are initialized to “0”.
If an error occurs during DMA transfer, use this bit when data remains in the FIFO
(when the FIFO Valid entry Count Field is not “0”) to initialize the FIFO.
Figure 8.4.1 DMA Master Control Register (1/2)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...