Chapter 8 DMA Controller
8-42
3
808
0
SY
SCL
K
CE
*
ADD
R
[1
9:0
]
AC
E
*
OE
*
/B
US
SP
RT
*
SW
E
*
BW
E
*
D
A
T
A
[3
1:0
]
AC
K
*
D
M
AREQ[n
]
D
M
AACK[n
]
DM
A
D
O
N
E
*
000
009
00
00
680
006
81
0
068
2
00
683
006
84
006
85
0
068
6
00
687
f0
f
0
f
0
f
0
f
0
f
0
f
0
f
0
f
ff
fff6
ff
00
000
908
fff
ff
6
f7
0
0000
910
ff
fff
6ef
000
009
18
ff
fff
6e
7
Figure 8.5.6 Single Address Burst Transfer from I/O to Memory
(Burst Write of 8-word Data to 32-bit SRAM)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...