Chapter 10 PCI Controller
10-3
10.2 Block
Diagram
Figure 10.2.1 PCI Controller Block Diagram
TX4925
TX49/H2 Core
Memory Controller
DMA Controller
G-Bus
G-Bus I/F
PDMAC
(32-bit
×
16)
Mast. cont.
(G-Bus
→
PCI)
Targ. cont.
(PCI
→
G-Bus)
Master
Read
32-bits
×
8
PCI Controller
PCI Bus
PCI Device
PCI Device
Master
Write
32-bits
×
8
Target
Read
32-bits
×
8
Target
Write
32-bits
×
8
PCI
Arbiter
PCI Core
Arbiter
Retry
Req.
×
4
32-bits
×
16
Config
EBUSC
Arb.
32-bits
×
32 x 3 ch
32-bits
×
8
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...