Chapter 10 PCI Controller
10-59
10.4.30 G2P Memory Space 0 G-Bus Base Address Register (G2PM0GBASE)
0xD120
31
16
BA[31:16]
R/W :
Type
0x0000
: Initial value
15
8
7 0
BA[15:8] Reserved
R/W
:
Type
0x00
: Initial value
Bits Mnemonic Field
Name
Description
31:8
BA[31:8]
Base Address
Base Address (Initial value: 0x0000_00, R/W)
Sets the G-Bus base bus address of Memory Space 0 for initiator access.
Can set the base address in 256-byte units.
7:0
⎯
Reserved
⎯
Figure 10.4.30 G2P Memory Space 0 G-Bus Base Address Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...