Chapter 10 PCI Controller
10-90
10.4.61 PDMAC Chain Address Register (PDMCA)
0xD200
31
16
PDMCA[31:16]
R/W
:
Type
Undefined
:
Initial
value
15
2
1
0
PDMCA[15:2] Reserved
R/W
: Type
Undefined
:
Initial
value
Bits Mnemonic Field
Name
Description
31:2
PDMCA
Chain Address
PDMAC Chain Address (Initial value: undefined, R/W)
The address of the next PDMAC Data Command Descriptor to be read is specified by
a G-Bus physical address on a 32-bit address boundary. This register value is held
without being affected by a Reset.
DMA transfer is automatically initiated if a non-zero value is written to this register.
1:0
⎯
Reserved
⎯
Figure 10.4.61 PDMAC Chain Address Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...