Chapter 10 PCI Controller
10-93
10.4.64 PDMAC Count Register (PDMCTR)
0xD20C
31
24
23
16
Reserved PDMCTR[23:16]
R/W
: Type
Undefined
:
Initial
value
15
2
1
0
PDMCTR[15:2] Reserved
R/W
: Type
Undefined
:
Initial
value
Bits Mnemonic Field
Name
Description
31:24
⎯
Reserved
⎯
23:2 PDMCTR
Transfer Byte
Count
PDMAC Transfer Count (Initial value: undefined, R/W)
Sets an uncoded 24-bit transfer byte count in 32-bit word units. Also, the setting of
this register must always be a multiple of the transfer size specified inside the PDMAC
Configuration Register. No data transfer is performed if a count of “0” is set.
This byte count value is calculated from the transferred byte size as the PDMAC
performs a DMA transfer.
This register value is held without being affected by a Reset.
1:0
⎯
Reserved
⎯
Figure 10.4.64 PDMAC Count Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...