Chapter 14 AC-link Controller
14-11
Figures below show the format of DMA buffer for each type of DMA channel. #0, #1, …
means the sample’s sequential number for the AC-link slot. Subscript ‘L’ means lower 8-bit of
each sample and subscript ‘H’ means upper 8-bit.
Table 14.3.2 Front and Surround DMA Buffer Format in Little-endian Mode
Address
offset
+0 +1 +2 +3
+0 Left#0
L
Left#0
H
Right#0
L
Right#0
H
+4 Left#1
L
Left#1
H
Right#1
L
Right#1
H
+8 Left#2
L
Left#2
H
Right#2
L
Right#2
H
: :
:
:
:
Table 14.3.3 Center, LFE, and Modem DMA Buffer Format in Little-endian Mode
Address
offset
+0 +1 +2 +3
+0 #0
L
#0
H
#1
L
#1
H
+4 #2
L
#2
H
#3
L
#3
H
+8 #4
L
#4
H
#5
L
#5
H
: :
:
:
:
Table 14.3.4 Mic DMA Buffer Format in Little-endian Mode
Address
offset
+0 +1 +2 +3
+0 #0
L
#0
H
0 0
+4 #1
L
#1
H
0 0
+8 #2
L
#2
H
0 0
: :
:
:
:
Table 14.3.5 Front and Surround DMA Buffer Format in Big-endian Mode
Address
offset
+0 +1 +2 +3
+0 Left#0
H
Left#0
L
Right#0
H
Right#0
L
+4 Left#1
H
Left#1
L
Right#1
H
Right#1
L
+8 Left#2
H
Left#2
L
Right#2
H
Right#2
L
: :
:
:
:
Table 14.3.6 Center, LFE, and Modem DMA Buffer Format in Big-endian Mode
Address
offset
+0 +1 +2 +3
+0 #0
H
#0
L
#1
H
#1
L
+4 #2
H
#2
L
#3
H
#3
L
+8 #4
H
#4
L
#5
H
#5
L
: :
:
:
:
Table 14.3.7 Mic DMA Buffer Format in Big-endian Mode
Address
offset
+0 +1 +2 +3
z #0
H
#0
L
0 0
+4 #1
H
#1
L
0 0
+8 #2
H
#2
L
0 0
: :
:
:
:
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...