Chapter 15 Interrupt Controller
15-15
15.4.5 Interrupt Level Register 1 (IRLVL1)
0xF614
31 27
26 24
23 19
18 16
Reserved IL19 Reserved IL18
R/W
R/W
: Type
000
000
: Initial value
15 11
10 8 7 3 2 0
Reserved IL3 Reserved IL2
R/W R/W
:
Type
000
000
: Initial value
Bits Mnemonic Field
Name
Explanation
31:27
⎯
Reserved
⎯
26:24
IL19
Interrupt Level 19
Interrupt Level of INT[19] (Initial value: 000, R/W)
These bits specify the interrupt level of PDMAC interrupts.
000: Interrupt level 0 (Interrupt disabled)
001: Interrupt level 1
010: Interrupt level 2
011: Interrupt level 3
100: Interrupt level 4
101: Interrupt level 5
110: Interrupt level 6
111: Interrupt level 7
23:19
⎯
Reserved
⎯
18:16
IL18
Interrupt Level 18
Interrupt Level of INT[18] (Initial value: 000, R/W)
These bits specify the interrupt level of IRC interrupts.
000: Interrupt level 0 (Interrupt disabled)
001: Interrupt level 1
010: Interrupt level 2
011: Interrupt level 3
100: Interrupt level 4
101: Interrupt level 5
110: Interrupt level 6
111: Interrupt level 7
15:11
⎯
Reserved
⎯
10:8
IL3
Interrupt Level 3
Interrupt Level of INT[3] (Initial value: 000, R/W)
These bits specify the interrupt level of external INT[1].
000: Interrupt level 0 (Interrupt disable)
001: Interrupt level 1
010: Interrupt level 2
011: Interrupt level 3
100: Interrupt level 4
101: Interrupt level 5
110: Interrupt level 6
111: Interrupt level 7
7:3
⎯
Reserved
⎯
2:0
IL2
Interrupt Level 2
Interrupt Level of INT[2] (Initial value: 000, R/W)
These bits specify the interrupt level of external INT[0].
000: Interrupt level 0 (Interrupt disable)
001: Interrupt level 1
010: Interrupt level 2
011: Interrupt level 3
100: Interrupt level 4
101: Interrupt level 5
110: Interrupt level 6
111: Interrupt level 7
Figure 15.4.5 Interrupt Level Register 1
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...