Chapter 1 Features
1-2
1.2 Features
•
TX49/H2 core with an integrated IEEE 754-compliant FPU for single- and double-precision operations
•
4-channel SDRAM Controller (32 bit/80 MHz)
•
6-channel External Bus Controller (including 2-slot PCMCIA Interface)
•
NAND Flash Controller
•
32-bit PCI Controller (33 MHz)
•
4-channel Direct Memory Access (DMA) Controller
•
2-channel Serial I/O Port
•
Parallel I/O Port (up to 32-bit)
•
SPI (Serial Peripheral Interface)
•
CHI (high-speed serial Concentration Highway Interface)
•
Interrupt Controller
•
3-channel Timer/Counter and 44-bit up-counter RTC
•
AC-Link Controller
•
PCMCIA Interface (2-slot)
•
Supports selection between little endian and big endian modes
•
Low power dissipation
The TX4925 operates with the 1.5 V core and the 3.3 V I/O, while supporting a low-power (Halt) mode.
•
CPU maximum operating frequency: 200 MHz
•
IEEE1149.1 (JTAG) support: Debug Support Unit (Enhanced JTAG)
•
256-pin PBGA package
1.2.1
TX49/H2 Processor Core Features
The TX49/H2 is a high-performance 64-bit microprocessor core developed by Toshiba.
•
64-bit operation
•
32-, 64-bit integer general purpose registers
•
32-bit physical address space and 64-bit virtual address space
•
Optimized 5-stage pipeline
•
Instruction Set
−
MIPS I, II , III compatible ISA
−
PREF (Prefetch) and MAC (Multiply/Accumulate) instructions.
•
16k Byte Instruction Cache, and 16k Byte Data Cache
−
4-way set associative with lock function
•
MMU (Memory Management Unit): 48-entry fully associative JTLB
•
The on-chip FPU supports both single- and double-precision arithmetic, as specified in IEEE Std
754.
•
On-chip 4-deep write buffer
•
Enhanced JTAG debug feature
−
Built-in Debug Support Unit (DSU)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...