Chapter 1 Features
1-4
1.2.2.3
SDRAM Controller (SDRAMC)
The SDRAM Controller generates necessary control signals for the SDRAM interface. It has
four channels and can handle up to 2G bytes (512 MB/channel) of memory by supporting a variety
of memory configurations.
•
Memory clock frequency: 80 MHz (divided by 2.5)
•
4 sets of independent memory channels
•
Supports 16M-/64M-/128M-/256M-/512M-bit SDRAM with 2/4 bank size availability
•
Supports Single Data Rate (SDR) SDRAM
•
Supports use of Registered DIMM
•
Supports 32-/16-bit data bus sizing on a per channel basis
•
Supports specification of SDRAM timing on a per channel basis
•
Supports critical word first access of TX49/H2 core
•
Low power mode: selectable between self-refreshing and pre-charge power-down
1.2.2.4 PCI
Controller
(PCIC)
The TX4925 contains a PCI Controller that complies with PCI Local Bus Specification
Revision 2.2.
•
Compliance with PCI Local Bus Specification Revision 2.2
(Partly supports power management as optional function)
•
32-bit PCI interface featuring maximum PCI bus clock frequency of 33 MHz
•
Supports both target and initiator functions
•
Supports change of address mapping between internal bus and PCI bus
•
PCI bus arbiter enables connection of up 4 external bus masters
•
Supports booting of TX4925 from memory on PCI bus
•
1 channel of DMA controller dedicated to PCI controller (PDMAC)
1.2.2.5
Serial I/O Controller (SIO)
The TX4925 contains a 2-channels asynchronous serial I/O interface (full duplex UART).
•
2-channel full duplex UART
•
Built-in baud rate generator
•
FIFOs
8-bit x 8 transmitter FIFO
13-bit (8 data bits and 5 status bits) x 16 receiver FIFO
•
Supports DMA tranfer
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...