Chapter 17 Serial Peripheral Interface
17-9
17.4.1 SPI Master Control Register (SPMCR)
0xF800
31
16
Reserved
: Type
:
Initial
value
15
8
7
6
5 3
2
1
0
Reserved OPMODE
Reserved
Reserved
SPSTP
BCLR
R/W
R/W
R/W
R/C
:
Type
01
0
0
0
:
Initial
value
Bits Mnemonic Field
Name
Explanation
31 : 8
⎯
Reserved
⎯
7:6 OPMODE
Operation
Mode
Operation Mode (Initial value: 01, R/W)
Set operation mode
00: Don’t care. Writing this value to the OPMODE bits doesn’t change any thing.
01: Configuration mode
10: Active mode (normal operation mode)
11: Reserved
5:3
⎯
Reserved
⎯
2
⎯
⎯
This bit is reserved. Don’t write “1” to this bit (Initial value: 0, R/W).
1 SPSTP
SPI
Stop SPI Stop (Initial value: 0, R/W)
If this flag is asserted, the module will stop the transferring after the current frame
has been completed. This bit could be set only when the SPI is in active mode.
Setting the SPI in configuration mode will clear this bit.
0: Normal operation
1: Stop after completion of the current transfer
0 BCLR
SPI
Buffer
Clear
SPI Buffer Clear (Initial value: 0, R/C)
This flag is used to clear the receive and transmit FIFO. The FIFO logic can be
reset by writing a “1” value to this bit. Please wait until the SPI module is idle
(SIDLE = 1) before activating the BCLR bit.
This register will always be read as “0”.
Write:
0: Don’t care
1: FIFO clear
Figure 17.4.1 SPI Master Control Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...