Chapter 2 Block Diagram
2-3
(13) NDFMC
•
NAND Flash memory Controller, Supports ECC (Error Correction Code) function
(14) RTC
•
Real Time Clock, 44-bit up-counter
(15) EBIF
•
External Bus Interface, Connects between 20-bit external address bus/32-bit external data bus and
SDRAMC/EBUSC
(16) CG
•
Clock Generator, Incorporates an phase-locked loop (PLL) circuit to drive the multiplied clocks,
Generates the clocks for each module
(17) G-Bus
•
High-speed bus which is 32-bit bus width within TX4925, Direct connect to TX49/H2 core block
(18) IM-Bus
•
Low-speed bus which is 32-bit bus width within TX4925, Connect to G-Bus via IMB
(19) IMB
•
G-Bus and IM-Bus bridge
(20) TEST
•
Internal diagnostic module
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...