Chapter 5 Configuration Register
5-2
5.2 Register
Table 5.2.1 lists the configuration registers.
Table 5.2.1 Configuration Register Map
Reference
Offset Address
Size in Bits
Mnemonic
Register Name
5.2.1
0xE000
32
CCFG
Chip Configuration Register
5.2.2
0xE004
32
REVID
Chip Revision ID Register
5.2.3
0xE008
32
PCFG
Pin Configuration Register
5.2.4
0xE00C
32
TOEA
Timeout Error Access Address Register
5.2.5
0xE010
32
PDNCTR
Power Down Control Register
⎯
0xE014 32
⎯
(Reserved)
5.2.6
0xE018
32
GARBP
GBUS Arbiter Priority Register
⎯
0xE01C 32
⎯
(Reserved)
5.2.7
0xE020
32
TOCNT
Timeout Count Register
5.2.8
0xE024
32
DRQCTR
DMA Request Control Register
5.2.9
0xE028
32
CLKCTR
Clock Control Register
5.2.10
0xE02C
32
GARBC
GBUS Arbiter Control Register
5.2.11
0xE030
32
RAMP
Register Address Mapping Register
⎯
0xE034 32
⎯
(Reserved)
Any address not defined in this table is reserved for future use.
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...