Chapter 5 Configuration Register
5-7
Bits Mnemonic Field
Name
Description
11 ACKIN
ACK
*
input
ACK
*
input (Initial value: 1, R/W)
When this bit is one, ACK
*
signal is input. Refer to “7.3.6 Access Modes” for more
information.
0 : ACK
*
pin changes from input to output dynamically based on EBUSC channel
settings. (ACK
*
/READY static mode)
1 : ACK
*
pin is input only. (ACK
*
/READY dynamic mode)
10
:
9 SELTMR
[
1
:
0]
Select TIMER
Select TIMER (Initial value: 00, R/W)
Select TIMER Pins as PIO[20:19] pin. Please refer to “3.3 Pin Multiplexing” about
setting.
8 SELDONE
Select
DMADONE
*
Select DMADONE
*
(Initial value: 0, R/W)
Select DMADONE
*
as PIO[0] pin. Please refer to “3.3 Pin Multiplexing” about
setting.
7
:
4
⎯
Reserved
⎯
3 SELACLC
Select
ACLC
Select ACLC (Initial value: 0, R/W)
Select ACLC function
as PIO[17:12] pin. Please refer to “3.3 Pin Multiplexing” about
setting.
2 SELNAND
Select NAND
Interface
Select NAND Interface (Initial value: 0, R/W)
Select NAND Flash Memory function
as PIO[17:12] pin. Please refer to “3.3 Pin
Multiplexing” about setting.
1
:
0 SELDMA
Select
DMA
Select DMA (Initial value: 00, R/W)
Select DMA ch1,0 signals (DMAACK, DMAREQ) function
as PIO[4:1] pin. Please
refer to “3.3 Pin Multiplexing” about setting.
Figure 5.2.3 Pin Configuration Register (PCFG) (2/2)
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...