Chapter 8 DMA Controller
8-12
8.3.8 Dual
Address
Transfer
This section explains the register settings for Dual Address transfer (DMCCRn.SNGAD = 0). This
applies to the following DMA transfer modes.
•
External I/O (Dual Address) transfer
•
Internal I/O DMA transfer
•
Memory-Memory Copy transfer
8.3.8.1 Channel Register Settings During Dual Address Transfer
Table 8.3.3 shows restrictions of the Channel Register settings during Dual Address transfer. If
these restrictions are not met, then a Configuration Error is detected, the Configuration Error bit
(CFERR) of the DMA Channel Status Register (DMCSRn) is set, and DMA transfer is not
performed.
If the setting of the DMA Source Address Increment Register (DMSAIRn) is negative and the
transfer setting size is 8 bytes or larger, then a value will be set in the DMA Source Address
Register (DMSARn) that reflects as follows.
If the setting of the DMA Source Address Increment Register (DMSAIRn) is negative and the
transfer size is 2 bytes or larger, set the DMA Source Address Register (DMSARn) as follows:
•
If the transfer size is 2 bytes, set the DMSARn with the low-order 1 bit complemented.
•
If the transfer size is 4 bytes, set the DMSARn with the low-order 2 bits complemented.
•
If the transfer size is 8 bytes or larger, set the DMSARn with the low-order 3 bits
complemented.
Likewise, if the setting of the DMA Destination Address Increment Register (DMDAIRn) is
negative and the transfer size is 2 bytes or larger, set the DMA Destination Address Register
(DMDARn) as follows:
•
If the transfer size is 2 bytes, set the DMDARn with the low-order 1 bit complemented.
•
If the transfer size is 4 bytes, set the DMDARn with the low-order 2 bits complemented.
•
If the transfer size is 8 bytes or larger, set the DMDARn with the low-order 3 bits
complemented.
Example: When the transfer address is 0x0_0001_0000, the DMA Source Address
Register (DMSARn) is as follows below.
•
DMSAIRn setting is “0” or greater: 0x0_0001_0000
•
DMSAIRn setting is a negative value: 0x0_0001_0007
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...