Chapter 8 DMA Controller
8-21
8.3.12 Interrupts
An interrupt number (10 – 13) of the Interrupt Controller is mapped to each channel. In addition,
there are completion interrupts for when transfer ends normally and error interrupts for when transfer
ends abnormally for each channel. When an interrupt occurs, then the bit that corresponds to either the
Normal Interrupt Status field (DIS[3:0]) or the Error Interrupt Status field (EIS[3:0]) of the DMA
Master Control Register (DMMCR) is set.
Figure 8.3.6 shows the relationship between the Status bit and Interrupt Enable bit for each interrupt
cause. Refer to the explanation for each Status bit for more information regarding each information
cause.
Figure 8.3.6 DMA Controller Interrupt Signal
8.3.13 Transfer Stall Detection Function
If the period from when a certain channel last performs internal bus access to when the next internal
bus access is performed exceeds the Transfer Stall Detection Interval field (STLTIME) of the DMA
Channel Control Register (DMCCRn), the Transfer Stall Detection bit (STLXFER) of the DMA
Channel Status Register (DMCSRn) is set. An error interrupt is signalled if the Error Interrupt Enable
bit (DMCCRn.INTENE) is set.
In contrast to other error interrupts, DMA transfer is not stopped. Normal DMA transfer is executed if
bus ownership can be obtained. Furthermore, clearing the Transfer Stall Detection field (STLXFER)
resumes transfer stall detection as well.
Setting the Transfer Stall Detection Interval field (STLTIME) to “000” disables the Transfer Stall
Detection function.
DMMCR.DIS[n]
DMCSRn.CFERR
DMCSRn.CHERR
DMCSRn.DESERR
DMCSRn.SORERR
DMCSRn.STLXFER
DMMCR.EIS[n]
DMCCRn.INTENE
DMCSRn.NCHNC
DMCCRn.INTENC
DMCSRn.NTRNFC
DMCCRn.INTENT
Interrupt Controller
(Interrupt No. 10 – 13)
DMCSRn.ABCHC
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...