Chapter 9 SDRAM Controller
9-23
9.4.4
ECC Control Register (ECCCR)
0xA000
63 56
55
48
MDLNO
VERNO
0x10 0x10
:Type
:Initial value
47
32
Reserved
:Type
:Initial
value
31 24
23 17
16
DECC
Reserved
DM
R/W
R/W :Type
0 0 0 0 0 0 0 0
0
:Initial
value
15 11
10
9
8 7 1 0
Reserved
MEB
MEI
SEI
Reserved
ECCE
R/W
R/W
R/W
R/W
:Type
0 0 0
0
:Initial
value
Bit Mnemonic Field
Name
Description
Read/Write
63:56
MDLNO
Model Number
Model Number (Default: 0x10)
Indicates the model number. The default value for the TX4937 is 0x10.
This field is Read Only.
R
55:48
VERNO
Version Number
Address Mask (Default: 0x10)
Indicates the version number. The default value for the TX4937 is 0x10.
This field is Read Only.
R
47:32 —
— Reserved
⎯
31:24
DECC
Diagnostic ECC
Diagnostic ECC (Default: 0x00)
The value set by this field is output from CB[7:0] as the check code when
the DM bit is set to “Enable.”
R/W
23:17 —
— Reserved
⎯
16
DM
Diagnostic Mode ECC Diagnostic Mode (Default: 0)
Specifies whether to use the Diagnostic Mode.
0: Disable
1: Enable
R/W
15:11 —
— Reserved
⎯
10 MEB
Multi-Bit Error
Bus Error Enable
Multi-Bit Error Bus Error Enable (Default: 0)
Specifies whether to generate a bus error when a multi-bit error occurs.
When this function is enabled, an NMI is generated for RMW
*
errors
occurring during a Write operation to the TX49/H3 core. Bus errors are
generated for all other operations.
0: Disable
1: Enable
R/W
9 MEI
Multi-Bit Error
Interrupt Enable
Multi-Bit Error Interrupt Enable (Default: 0)
Specifies whether to generate an interrupt during a multi-bit error.
0: Disable
1: Enable
R/W
Figure 9.4.4 ECC Control Register (1/2)
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...