Chapter 10 PCI Controller
10-4
10.3 Detailed Explanation
10.3.1 Terminology
Explanation
The following terms are used in this chapter.
•
Initiator
Means the bus Master of the PCI Bus. The TX4937 operates as the initiator when it obtains the PCI
Bus and issues PCI access.
•
Target
Means the bus Slave of the PCI Bus. The TX4937 operates as the target when an external PCI
device on the PCI Bus executes PCI access to the TX4937.
•
Host mode
One PCI Host device exists for one PCI Bus. The PCI Host device uses a PCI configuration space
to perform PCI configuration on other PCI devices on the PCI Bus.
The TX4937 is set to the Host mode if the ADDR[19] signal is High when the RESET* signal is
being deasserted.
•
Satellite mode
A PCI device other than the PCI Host device accepts configuration from the PCI Host device. This
state is referred to as the Satellite mode.
The TX4937 is set to the Satellite mode if the ADDR[19] signal is Low when the RESET signal is
being deasserted.
•
DWORD, QWORD
DWORD expresses 32-bit words, and QWORD expresses 64-bit words. According to conventions
observed regarding MIPS architecture, this manual uses the following expressions:
Byte: 8-bit
Half-word: 16-bit
Word: 32-bit
Double-word: 64-bit
10.3.2 On-chip
Register
The PCI Controller on-chip register contains the PCI Configuration Space Register and the PCI
Controller Control Register. The registers that can be accessed vary according to whether the current
mode is the Host mode or the Satellite mode.
An external PCI Host device only accesses the PCI Configuration Space Register when in the
Satellite mode. This register is defined in the PCI Bus Specifications. A PCI configuration cycle is used
to access this register. This register cannot be accessed when in the Host mode. Section “10.5 PCI
Configuration Space Register” explains each register in detail.
The PCI Controller Control Register is only accessed by the TX49 core and cannot be accessed from
the PCI Bus.
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...