Chapter 10 PCI Controller
10-6
10.3.3 Supported PCI Bus Commands
Table 10.3.1 shows the PCI Bus commands that the PCI Controller supports.
Table 10.3.1 Supported PCI Bus Commands
C/BE Value
PCI Command
As Initiator
As Target
0000 Interrupt
Acknowledge
†
⎯
0001 Special
Cycle
†
⎯
0010 I/O
Read
√
√
0011 I/O
Write
√
√
0100 (Reserved)
⎯
⎯
0101 (Reserved)
⎯
⎯
0110 Memory
Read
√
√
0111 Memory
Write
√
√
1000 (Reserved)
⎯
⎯
1001 (Reserved)
⎯
⎯
1010 Configuration
Read
†
‡
1011 Configuration
Write
†
‡
1100
Memory Read Multiple
√
√
1101
Dual Address Cycle
√
√
1110
Memory Read Line
√
√
1111
Memory Write and Invalidate
√
√
Note: The byte enable signals are asserted as necessary during memory read and memory
write
cycles using I/O Read, I/O Write and Single Access commands. During burst
memory reads, four byte enable signals are asserted.
Key:
√
: Supported when in both the Host mode and the Satellite mode
† : Supported only when in the Host mode
‡ : Supported only when in the Satellite mode
— : Not supported
•
I/O Read, I/O Write, Memory Read, Memory Write
This command executes Read/Write access to the address mapped on the G-Bus and PCI Bus.
•
Memory Read Multiple, Memory Read Line
The Memory Read Multiple command is issued if all of the following conditions are met when
the Initiator function is operating and Burst Read access is issued from the G-Bus to the PCI Bus.
(1) A value other than “0” is set to the Cache Line Size Field (PCICFG1.CLS) of the PCI
Configuration 1 Register.
(2) The Read data word count is equal to or less than the value set in the Cache Line Size Field.
Also, the Read Memory Line command is issued when all of the following conditions are met.
(1) A value other than “0” is set to the Cache Line Size Field (PCICFG1.CLS) of the PCI
Configuration 1 Register.
(2) The Read data word count is equal to or less than the value set in the Cache Line Size Field.
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...