Chapter 10 PCI Controller
10-35
10.4.10 P2G I/O Space PCI Base Address Register (P2GIOPBASE) 0xD024
This register corresponds to the I/O Space Base Address at offset address 0x24 of the PCI
Configuration Space.
This register cannot be accessed when the PCI Controller is in the Satellite mode.
31
16
BA[31:16]
R/W :
Type
0x0000
: Initial value
15
8 7 1 0
BA[15:8] Reserved
IOSI
R/W
R
:
Type
0x00
1
: Initial value
Bit Mnemonic Field
Name
Description
Read/Write
31:8
BA[31:8]
Base Address
Base Address (Default: 0x00)
Sets the PCI base address of the Target Access I/O Space. The size of this
I/O space is fixed at 256 Bytes.
R/W
7:1
Reserved
⎯
0
IOSI
I/O Space
I/O Space Indicator (Fixed Value: 1)
1: Indicates that this Base Address Register is for use by the PCI I/O
Space.
R
Figure 10.4.8 P2G I/O Space PCI Base Address Register
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...