Chapter 10 PCI Controller
10-98
10.5 PCI Configuration Space Register
The PCI Configuration Space Register is accessed using PCI Configuration cycles by way of an external
PCI host device only when in the Satellite mode. Table 10.5.1 lists registers contained within the PCI
Configuration Space Register. The registers in the table with a shaded background are those whose values
can be rewritten using EEPROM. (See 10.3.14.)
Registers at addresses 0x00 through 0x41 can use the corresponding PCI Controller Control Register to
access from the TX49/H3 core when in the Host mode. Please refer to the explanation of the corresponding
PCI Controller Control registers for more information about these registers. This section only describes the
registers that are accessed from the PCI Configuration Space.
Also, it is possible to read some of the fields in the Status Register and PMCSR register from the Satellite
Mode PCI Status Register.
Please refer to the PCI Bus Specifications for more information on the PCI Configuration Register.
Table 10.5.1 PCI Configuration Space Register
Address
31 16
15 0
Corresponding
Register
00h
Device ID
Vendor ID
PCIID
04h
Status
Command PCISTATUS
08h
Class Code
Revision ID
PCICCREV
0Ch
BIST
Header Type
Latency Timer
Cache Line Size
PCICFG1
10h
Memory Space 0 Lower Base Address
P2GM0PLBASE
14h
Memory Space 0 Upper Base Address
P2GM0PUBASE
18h
Memory Space 1 Lower Base Address
P2GM1PLBASE
1Ch
Memory Space 1 Upper Base Address
P2GM1PUBASE
20h
Memory Space 2 Base Address
P2GM2PBASE
24h
I/O Space Base Address
P2GIOPBASE
28h Reserved
⎯
2Ch
Subsystem ID
Subsystem Vendor ID
PCISID
30h Reserved
⎯
34h Reserved
Capabilities
Pointer (Cap_Ptr)
PCICAPPTR
38h Reserved
⎯
3Ch
Max_Lat
Min_Gnt
Interrupt Pin
Interrupt Line
PCICFG2
40h Reserved
Retry Timeout
Value
TRDY Timeout
Value
G2PTOCNT
44h-DBh Reserved
⎯
DCh
Power Management Capabilities (PMC)
Next Item Ptr
(Next_Item_Ptr)
Capability ID
(Cap_ID)
⎯
E0h Reserved Reserved
Power Management Control/Status
Register (PMCSR)
⎯
E4h-FFh Reserved
⎯
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...