Chapter 1 Overview and Features
1-2
1.2.1
Features of the TX49/H3 core
The TX49/H3 core is a high-performance, low power consumption 64-bit RISC CPU core that
Toshiba developed.
•
64-bit operation
•
32 64-bit integer general-purpose registers
•
64 GB physical address space
•
Optimized 5-stage pipeline
•
Instruction Set
Upwards compatible MIPS III ISA
Added 3-operand multiply instruction, MAC (multiply accumulate) instruction, and PREF (pre-
fetch) instruction
•
Supports 32 KB Instruction cache, 32 KB Data cache, 4-way set associative, and the lock function
•
MMU (Memory Management Unit)
48 double entry (odd/even) joint TLB
•
On-chip IEEE754-compatible single-precision and double-precision FPU
•
4-stage write buffer mounted
•
Debugging Support Unit: EJTAG
1.2.2
Features of TX4937 peripheral functions
(1) External Bus Controller (EBUSC)
The External Bus Controller generates the signals necessary to control external memory and
external I/O devices.
•
Has 8-channel Chip Select signal, can control up to 8 external devices
•
Supports access of ROM (mask ROM, page mode ROM, EPROM, EEPROM), SRAM, Flash
ROM, and I/O devices
•
Can set data bus width to 32 bits, 16 bits, or 8 bits for each channel
•
System clock for External Bus Controller (SYSCLK) frequency is up to 133 MHz (For
relationship between CPU clock and this system clock, see Section 6.1)
•
Can select full speed, 1/2 speed, 1/3 speed , or 1/4 speed for each channel
•
Can set timing for each channel
Can set up and set the Hold interval of the Address, Chip Enable, Write Enable, and Output
Enable signals
•
Supports access of devices with a 32-bit wide data bus in memory sizes from 1 MB to 1 GB.
Supports access of devices with a 16-bit wide data bus in memory sizes from 1 MB to 512
MB. Supports access of devices with an 8-bit wide data bus in memory sizes from 1 MB to
256 MB.
Summary of Contents for TX49 TMPR4937
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Page 4: ......
Page 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Page 14: ...Table of Contents x ...
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4937 2005 3 Rev 2 0 ...
Page 44: ......
Page 52: ...Chapter 1 Overview and Features 1 6 ...
Page 156: ...Chapter 7 External Bus Controller 7 56 ...
Page 491: ...Chapter 16 Removed 16 1 16 Removed ...
Page 492: ...Chapter 16 Removed 16 2 ...
Page 493: ...Chapter 17 Removed 17 1 17 Removed ...
Page 494: ...Chapter 17 Removed 17 2 ...
Page 495: ...Chapter 18 Removed 18 1 18 Removed ...
Page 496: ...Chapter 18 Removed 18 2 ...
Page 497: ...Chapter 19 Removed 19 1 19 Removed ...
Page 498: ...Chapter 19 Removed 19 2 ...
Page 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Page 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Page 542: ...Chapter 24 Parts Number when Ordering 24 2 ...