VXI Technology, Inc.
50
SMP7500 Programming
Run the Test
Data must now be written into PORT 0’s I/O Register Buffer.
Write = h68 to PORT 0’s Register
The data is now available on the output of PORT 0 and is ready to be received by PORT 2.
A write must now occur to the Relay Register Write Event Register. The data written is of no
significance.
Write = h0000 to the Relay Register (000Ch) Write Register
When the Relay Register Write Event is initiated, the F/P CLK output signal from PORT 0 is
transmitted to the F/P CLK input signal of PORT 2. The data on PORT 0’s outputs are now
clocked into PORT 2. The data written may now be read from PORT 2, as well as PORT 0.
T
ABLE
3-3:
W
RAP
-
AROUND
T
EST
C
ABLE
F
ROM
T
O
S
IGNAL
P
IN
S
IGNAL
P
IN
DATA0.0 A1 DATA2.0 B1
DATA0.1 A2 DATA2.1 B2
DATA0.2 A3 DATA2.2 B3
DATA0.3 A4 DATA2.3 B4
DATA0.4 A5 DATA2.4 B5
DATA0.5 A6 DATA2.5 B6
DATA0.6 A7 DATA2.6 N7
DATA0.7 A8 DATA2.7 B8
CLK0 D2 CLK2 E2
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com