10GBASE-KR Ethernet TRD
75
UG1058 (v2017.1) April 19, 2017
Chapter 5:
Reference Design Details
The Processor System Reset Module IP core provides resets for the MicroBlaze processor
subsystem components and resets to the AXI Interconnect and peripherals (AXI4-Lite
interfaces on AXI UART Lite, Traffic Generator and Monitor, and 10-Gigabit Ethernet MAC
IP).
shows the reset connections.
X-Ref Target - Figure 5-8
Figure 5-8:
Resets
CH0
PHY
CH0
MAC
CH0
Traffic
Gen-Mon
CH1
PHY
CH1
Traffic
Gen-Mon
CH1
MAC
reset ch0
reset_ch0_n
Processor
System
Reset
peripheral_aresetn
AXI UART
Lite
AXI
Interrupt
Controller
AXI
Interconnect
interconnect_aresetn
MicroBlaze
Processor
mb_reset
MicroBlaze
Local
memory
bus_struct_reset
Debouncer
Logic
DIP Switch
Reset
s_axi_aresetn
s_axi_aresetn
axis_aresetn
axis_aresetn
axis_aresetn
axis_aresetn
ext_rst
s_axis_areset
n
s_axis_areset
n
s_axis_aresetn
s_axi_aresetn
Reset to AXI4 Stream Interface
Reset to MAC and PHY
Reset to AXI Lite Interfaces
reset ch1
Debouncer
Logic
DIP Switch
Reset
reset_ch1_n
Eyescan
System
X18486-120716