10GBASE-KR Ethernet TRD
63
UG1058 (v2017.1) April 19, 2017
Chapter 5
Reference Design Details
This chapter describes the hardware design and software components.
Hardware
shows a block-level overview of the 10GBASE-KR TRD.
X-Ref Target - Figure 5-1
Figure 5-1:
10GBASE-KR TRD Block Diagram
Integrated Blocks in FPGA
Xilinx IP
Custom Logic
On Board
AXI-Lite (Master to Slave)
AXI-Stream
SMA
Line
CARD
SMA
Line
CARD
Backplane
KCU1250 Board
CHANNEL 1
CHANNEL 0
CHANNEL 1
CHANNEL 0
XCKU040-2FFGA1156C FPGA
64 bits
XGMII
64 bits at 156.25MHz
10GBASE -KR
64 bits at 156.25MHz
AXI Interconnect
AXI UAR
T
Lite
MicroBlaze
Subsystem
64 bits
XGMII
10G
MAC
10GBASE -KR
GTH T
ransceiver
AXI LITE
10G
MAC
AXI LITE
GTH T
ransceiver
To the
UART
Java GUI/Driver
and Vivado
Design Suite
USB -UAR
T
SiLabs CP2105
Control
Computer
Traffic
Generator
and
Monitor
Traffic
Generator
and
Monitor
USB -JT
AG
AXI Interconnect
JT
AG to
AXI
MicroBlaze
Subsystem
AXI DRP
Bridge
AXI BRAM
Controller
BRAM
AXI DRP
Bridge
DRP
DRP
Eyescan System
X18479-120716