I/O Module v1.02a
17
PG052 October 16, 2012
Product Specification
Register Space
Interrupt Status Register (IRQ_STATUS)
The Interrupt Status Register holds information on interrupt events that have occurred. The
register is read-only and the IRQ_ACK register should be used to clear individual interrupts.
Table 2-17:
General Purpose Input x Register Bit Definitions
Bit(s)
Name Core
Access
Reset
Value
Description
31:C_GPIx_SIZE
-
R
0
Reserved
[C_GPIx_SIZE-1]:0
GPIx
R
0
Register reads value input on the I/O Module GPIx port input
signals
Table 2-18:
Interrupt Status Register (IRQ_STATUS)
Reserved
INTC_Interrupt
Reserved
Internal Interrupts
31
C_INTC_E16 C_INTC_E15
16 15
11 10
0
Table 2-19:
Interrupt Status Register Bit Definitions
Bit(s)
Name
Core
Access
Reset
Value
Description
31:[C_INTC_EX 16]
-
R
0
Reserved
[C_INTC_E15]:16
INTC_Interrupt
R
0
I/O Module external interrupt input signal
INTC_Interrupt [C_INTC_EXT_INTR-1:0]
mapped to corresponding bit positions in
IRQ_STATUS
15
-
R
0
Reserved
14
GPI4
R
0
GPI4 changed
13
GPI3
R
0
GPI3 changed
12
GPI2
R
0
GPI2 changed
11
GPI1
R
0
GPI1 changed
10
FIT4
R
0
FIT4 strobe
9
FIT3
R
0
FIT3 strobe
8
FIT2
R
0
FIT2 strobe
7
FIT1
R
0
FIT1 strobe
6
PIT4
R
0
PIT4 lapsed
5
PIT3
R
0
PIT3 lapsed
4
PIT2
R
0
PIT2 lapsed
3
PIT1
R
0
PIT1 lapsed
2
UART_RX
R
0
UART Received Data
1
UART_TX
R
0
UART Transmitted Data
0
UART_ERR
R
0
UART Error