INDUSTRIAL I/O PACK SERIES
AVME9675A
VMEx64 bus 6U CARRIER BOARD
Acromag, Inc. Tel: 248-295-0310
- 29 -
http://www.acromag.com
- 29 -
https://ww.acromag.com
3.4 IP Error Register (Read, Base + C5H)
The IP Error Register allows the user to monitor the Error signals of IP
modules A through D. The Industrial I/O Pack specification states that the
error signals indicate a non-recoverable error from the IP (such as a
component failure or hard-wired configuration error). Refer to your IP
specific documentation to see if the error signal is supported and what it
indicates.
MSB
D7
D6
D5
D4
D3
D2
D1
LSB
D0
Not
Used
Not
Used
Not
Used
Not
Used
Not
Used
Not
Used
Not
Used
IP
Error
Where:
Bits 7, 6, 5, 4, 3, 2, 1
Not used - equal "0" if read
Bit 0
IP Error (Read)
This bit will be a "1" when any IP module asserts its Error signal. This bit will
be “0” when there is no error.
Reset Condition: Bit will be “0” (no error) unless dri
ven by IP.
3.5 IP Memory Enable Register (Read/Write, Base + C7H)
The IP Memory Enable Register allows the user to program which IP
modules will be accessible in the standard (A24) memory space. An enable
bit is associated with each IP A through D. This register must be used in
conjunction with the IP Memory Base Address & Size Registers to fully
define the addressable memory space of the IP modules. Enabling IP
memory has no effect on the I/O and ID spaces of the module.
MSB
D7
D6
D5
D4
D3
D2
D1
LSB
D0
Not
Used
Not
Used
Not
Used
Not
Used
IP-D
Mem
Ena
IP-C
Mem
Ena
IP-B
MemEna
IP-A
Mem
Ena
Where:
Bits 7, 6, 5, 4
Not used - equal "0" if read.