Debug Support
Copyright © ARM Limited 2000. All rights reserved.
8-23
completely finished executing (when memory and write stages of the pipeline have
completed). While waiting for the instruction to finish executing, no more instructions
are issued to the Execute stage of the pipeline.
Note
If EDBGRQ is asserted while the processor is operating in monitor mode, the processor
enters debug state as if operating in halt mode.
8.6.6
Actions of the ARM9E-S in debug state
When the ARM9E-S is in debug state, both memory interfaces indicate internal cycles.
This ensures that the tightly-coupled SRAM within the ARM946E-S, and the AHB
interface, are both quiescent, allowing the rest of the AHB system to ignore the
ARM9E-S and function as normal. Because the rest of the system continues operation,
the ARM9E-S ignores aborts and interrupts.
The nRESET signal must be held stable during debug. If the system applies reset to the
ARM946E-S (nRESET is driven LOW), the state of the ARM9E-S changes without
the knowledge of the debugger.
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...