Signal Descriptions
A-8
Copyright © 2000 ARM Limited. All rights reserved.
ARM DDI 0186A
A.5
Debug signals
Table A-4 describes the ARM966E-S debug signals.
Table A-4 Debug signals
Name
Direction
Description
DBGIR[3:0]
TAP controller
instruction register
Output
These four bits reflect the current instruction loaded
into the TAP controller control register. These bits
change when the TAP controller is in the
UPDATE-IR state.
DBGnTRST
Not test reset
Input
This is the active low reset signal for the
EmbeddedICE internal state. This signal is a level
sensitive asychronous reset signal.
DBGnTDOEN
Not
DBGTDO
enable
Output
When LOW, this signal denotes that the serial data is
being driven out of the
DBGTDO
output. Normally
used as an output enable for a
DBGTDO
pin in a
packaged part.
DBGSCREG[4:0]
Output
These five bits reflect the ID number of the scan
chain currently selected by the TAP controller. These
bits change when the TAP controller is in the
UPDATE-DR state.
DBGSDIN
External scan chain
serial input data
Output
Contains the serial data to be applied to an external
scan chain.
DBGSDOUT
External scan chain
serial data output
Input
Contains the serial data out of an external scan chain.
When an external scan chain is not connected, this
signal must be tied LOW.
DBGTAPSM[3:0]
TAP controller state
machine
Output
This bus reflects the current state of the TAP
controller state machine.
DBGTDI
Input
Test data input for debug logic.
DBGTDO
Output
Test data output from debug logic.
DBGTMS
Input
Test mode select for TAP controller.
COMMRX
Communications
channel receive
Output
When HIGH denotes that the communications
channel receive buffer contains valid data waiting to
be read.
Summary of Contents for ARM966E-S
Page 6: ...Contents vi Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 20: ...Introduction 1 4 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 48: ...Tightly coupled SRAM 4 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 80: ...Bus Interface Unit 6 20 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 118: ...Debug Support 8 26 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 130: ...Test Support 10 8 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 142: ...Instruction cycle timings 11 12 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 158: ...Signal Descriptions A 16 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...
Page 176: ...AC Parameters B 18 Copyright 2000 ARM Limited All rights reserved ARM DDI 0186A ...