C7.1
AArch64 debug register summary
This section summarizes the debug control registers that are accessible in the AArch64 Execution state.
These registers, listed in the following table, are accessed by the
MRS
and
MSR
instructions in the order of
Op0, CRn, Op1, CRm, Op2.
C8.1 Memory-mapped debug register summary
for a complete list of registers
accessible from the external debug interface. The 64-bit registers cover two addresses on the external
memory interface. For those registers not described in this chapter, see the
Arm
®
Architecture Reference
Manual Armv8, for Armv8-A architecture profile
.
Table C7-1 AArch64 debug register summary
Name
Type Reset
Width Description
OSDTRRX_EL1
RW
-
32
Debug Data Transfer Register, Receive, External View
DBGBVR0_EL1
RW
-
64
Debug Breakpoint Value Register 0
DBGBCR0_EL1
RW
-
32
C7.2 Debug Breakpoint Control Registers, EL1
DBGWVR0_EL1
RW
-
64
Debug Watchpoint Value Register 0
DBGWCR0_EL1
RW
-
32
C7.3 Debug Watchpoint Control Registers, EL1
DBGBVR1_EL1
RW
-
64
Debug Breakpoint Value Register 1
DBGBCR1_EL1
RW
-
32
C7.2 Debug Breakpoint Control Registers, EL1
DBGWVR1_EL1
RW
-
64
Debug Watchpoint Value Register 1
DBGWCR1_EL1
RW
-
32
C7.3 Debug Watchpoint Control Registers, EL1
MDCCINT_EL1
RW
0x00000000
32
Monitor Debug Comms Channel Interrupt Enable Register
MDSCR_EL1
RW
-
32
B2.82 Monitor Debug System Control Register, EL1
DBGBVR2_EL1
RW
-
64
Debug Breakpoint Value Register 2
DBGBCR2_EL1
RW
-
32
C7.2 Debug Breakpoint Control Registers, EL1
DBGWVR2_EL1
RW
-
64
Debug Watchpoint Value Register 2
DBGWCR2_EL1
RW
-
32
C7.3 Debug Watchpoint Control Registers, EL1
OSDTRTX_EL1
RW
-
32
Debug Data Transfer Register, Transmit, External View
DBGBVR3_EL1
RW
-
64
Debug Breakpoint Value Register 3
DBGBCR3_EL1
RW
-
32
C7.2 Debug Breakpoint Control Registers, EL1
DBGWVR3_EL1
RW
-
64
Debug Watchpoint Value Register 3
DBGWCR3_EL1
RW
-
32
C7.3 Debug Watchpoint Control Registers, EL1
DBGBVR4_EL1
RW
-
64
Debug Breakpoint Value Register 4
C7 AArch64 debug registers
C7.1 AArch64 debug register summary
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C7-634
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......