A.1
Use of R15 by Instruction
If the use of R15 as a base register for a load or store is
UNPREDICTABLE
, the value used by the load or store
using R15 as a base register is the
Program Counter
(PC) with its usual offset and, in the case of T32
instructions, with the forced word alignment. In this case, if the instruction specifies Writeback, then the
load or store is performed without Writeback.
The Cortex-A76 core does not implement a
Read 0
or
Ignore Write
policy on
UNPREDICTABLE
use of R15
by instruction. Instead, the Cortex-A76 core takes an
UNDEFINED
exception trap.
A Cortex
®
-A76 Core AArch32 unpredictable behaviors
A.1 Use of R15 by Instruction
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
Appx-A-592
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......