36
CY8C28xxx PSoC Programmable System-on-Chip TRM, Document No. 001-52594 Rev. *G
Core Register Summary
The following table lists all the PSoC registers for the CPU core in
order within their system resource configuration.
The bits that are grayed out are reserved bits. If these bits are written, they should always be written with a value of ‘0’. For the
core registers, the first ‘x’ in some
addresses represents either bank 0 or bank 1. These registers are listed through-
out this manual in bank 0, even though they are also available in bank 1.
Note that all CY8C28xxx devices have a combination of 4, 2, or 0 analog columns and 3 or 2 digital rows. The registers that
are specifically constrained by the number of analog columns have the number of analog columns (Cols.) listed within the
Address column of the table. The registers specifically pertaining to digital rows have the number of rows (Rows) listed within
the Address column of the table. To determine the number of analog columns and digital rows in your device, refer to the table
titled
“CY8C28xxx Device Characteristics” on page 24
.
Summary Table of the Core Registers
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
M8C REGISTER
(page
x,F7h
PgMode[1:0]
XIO
Carry
Zero
GIE
RL : 02
SUPERVISORY ROM (SROM) REGISTERS
(page
)
0,D1h
Page Bits[2:0]
RW : 00
0,D4h
Page Bits[2:0]
RW : 00
0,D5h
Page Bits[2:0]
RW : 00
x,FEh
IRESS
SLIMO
ECO EXW
ECO EX
IRAMDIS
# : 00
1,FAh
Bank
RW : 00
RAM PAGING (SRAM) REGISTERS
(page
)
x,6Ch
Data[7:0]
RW : 00
x,6Dh
TMP_DR1
Data[7:0]
RW : 00
x,6Eh
TMP_DR2
Data[7:0]
RW : 00
x,6Fh
TMP_DR3
Data[7:0]
RW : 00
0,D0h
Page Bits[2:0]
RW : 00
0,D1h
Page Bits[2:0]
RW : 00
0,D3h
Page Bits[2:0]
RW : 00
0,D4h
Page Bits[2:0]
RW : 00
0,D5h
Page Bits[2:0]
RW : 00
x,F7h
PgMode[1:0]
XIO
Carry
Zero
GIE
RL : 02
INTERRUPT CONTROLLER REGISTERS
(page
0,DAh
4 Cols.
2 Cols.
VC3
Sleep
GPIO
Analog 3
Analog 2
Analog 1
Analog 0
V Monitor
RW : 00
VC3
Sleep
GPIO
Analog 1
Analog 0
V Monitor
0,DBh
DCC13
DCC12
DBC11
DBC10
DCC03
DCC02
DBC01
DBC00
RW : 00
0,DCh
DCC23
DCC22
DBC21
DBC20
RW : 00
0,DDh
AEC1
AEC0
RTC
SARADC
I2C1
I2C0
RW : 00
0,DEh
ENSWINT
AEC1
AEC0
RTC
SARADC
I2C1
I2C0
RW : 00
0,DF
DCC23
DCC22
DBC21
DBC20
RW : 00
0,E0h
4 Cols.
2 Cols.
VC3
Sleep
GPIO
Analog 3
Analog 2
Analog 1
Analog 0
V Monitor
RW : 00
VC3
Sleep
GPIO
Analog 1
Analog 0
V Monitor
0,E1h
DCC13
DCC12
DBC11
DBC10
DCC03
DCC02
DBC01
DBC00
RW : 00
0,E2h
Pending Interrupt[7:0]
RC : 00
x,F7h
PgMode[1:0]
XIO
Carry
Zero
GIE
RL : 02
GENERAL PURPOSE I/O (GPIO) REGISTERS
(page
)
0,00h
Data[7:0]
RW : 00
0,01h
Interrupt Enables[7:0]
RW : 00
0,02h
Global Select[7:0]
RW : 00
0,03h
Drive Mode 2[7:0]
RW : FFh
1,00h
Drive Mode 0[7:0]
RW : 00
Summary of Contents for CY8C28 series
Page 65: ...64 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G RAM Paging ...
Page 125: ...124 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 311: ...310 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G IDAC_CR0 1 FDh ...
Page 317: ...316 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 393: ...392 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...
Page 477: ...476 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G Digital Clocks ...
Page 561: ...560 CY8C28xxx PSoC Programmable System on Chip TRM Document No 001 52594 Rev G ...