Usage constraints
There are no usage constraints.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the CCIX_PM_CTRL Register bit assignments.
Table 4-102 CCIX_PM_CTRL Register bit assignments
Bits
Name
Type
Function
[31:2]
-
-
Reserved.
[1]
PM_ACK
RO
CCIX powerup acknowledgement:
0b0
: Not acknowledge.
0b1
: Acknowledge.
Reset value
0b0
.
[0]
PM_REQ
RW
CCIX powerup request:
0b0
: No effect.
0b1
: Request powerup.
Reset value
0b0
.
4.5.72
SCDBG_CTRL Register
The SCDBG_CTRL Register characteristics are:
Purpose
SCC scan-based debug control register.
Usage constraints
Bits[9:8] and bits[5:4] are read-only. Bits[15:0] are reserved. All other bits are read/write.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the SCDBG_CTRL Register bit assignments.
Table 4-103 SCDBG_CTRL Register bit assignments
Bits
Name
Type
Function
[31:16] MANUAL_TRIG_DELAY
RW
Number of
REFCLK
cycles to wait after a
write to MANUAL_TRIGGER register.
Default
0x0000
.
Maximum
0xFFFF
.
Reset value
0x0000
.
[15:10] -
-
Reserved.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-176
Non-Confidential - Beta