I2Cx_C2 field descriptions (continued)
Field
Description
6
ADEXT
Address Extension
Controls the number of bits used for the slave address.
0
7-bit address scheme
1
10-bit address scheme
5
HDRS
High Drive Select
Controls the drive capability of the I2C pads.
0
Normal drive mode
1
High drive mode
4
SBRC
Slave Baud Rate Control
Enables independent slave mode baud rate at maximum frequency, which forces clock stretching on SCL
in very fast I2C modes. To a slave, an example of a "very fast" mode is when the master transfers at 40
kbit/s but the slave can capture the master's data at only 10 kbit/s.
0
The slave baud rate follows the master baud rate and clock stretching may occur
1
Slave baud rate is independent of the master baud rate
3
RMEN
Range Address Matching Enable
This bit controls slave address matching for addresses between the values of the A1 and RA registers.
When this bit is set, a slave address match occurs for any address greater than the value of the A1
register and less than or equal to the value of the RA register.
0
Range mode disabled. No address match occurs for an address within the range of values of the A1
and RA registers.
1
Range mode enabled. Address matching occurs when a slave receives an address within the range of
values of the A1 and RA registers.
AD[10:8]
Slave Address
Contains the upper three bits of the slave address in the 10-bit address scheme. This field is valid only
while the ADEXT bit is set.
30.3.7 I2C Programmable Input Glitch Filter register (I2Cx_FLT)
Address: Base a 6h offset
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
I2Cx_FLT field descriptions
Field
Description
7
SHEN
Stop Hold Enable
Set this bit to hold off entry to stop mode when any data transmission or reception is occurring.
Table continues on the next page...
Memory map and register descriptions
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
480
Freescale Semiconductor, Inc.